Exercise 54
5.4.1
For a Cache line Size = 24 bytes from
For b Cache line Size = 25 bytes = 8 words

For a.  $2^b = 64$  cache antries For b.  $2^7 = 128$  Cashe entries 3.43

For a.

Data storage bits=64 x16x B= 8192 bits
Tag Storage bits=64 x (22+1)= 1472 bits
ratio = 8192+1472 × 1.18

For 6.

Dota Storage bits = 128×32×8=32768 bits

Tag Storage bits = 128×(20+1)=2688 bits

ratio = 32768+2688 21.08

5.4.4. For a. I block replaced (Address 1024 replaced address 0's block) For b. O block replaced J. U.S For a Number of hits Hit ratio= Number of hits Total references Hits: Address 4,30,140 Hit ratio = = = 0.25 = 25%. Hits= Address 4.16.30,140,180 Hit ratio= 200.4172417% 5.46 For a. Index 0: <1.1, Block centaining address 1024 1 :<1,0 Block containing address 16> B:28,0, Block-Containing address 132> Index 10:210,0, Block containing address 160> Index 11-611,0, Block Containing address 180> 14×14,0 Block containing address 232> Index US:525.3, Black containing address 3/00>

29:229,2, Block Containing address 2180

tor b 2ndex 0: <0, O. Block Containing address 0,4,16,80> Index 4:<4.0, Block containing address 132, 140> Index S:45,0, Block containing add ress 160, 180) Index 7:47, 0, Block containing address 232> Index 32:<32,0, block containing address 1024> Index 68 × 68 4, Black containing address 218-> Index 96-296, b, Block containing address 3/00> Exercise SS 1.2.2 For a. Buffers between LI and Li Write buffer Read buffer Buffers between 12 and memory. Write buffer Read. For b. Puffers between L1 and L2: Write buffer, Road buffer Buffers between L2 and memory: Write buffer Read buffer 552 1 Detect write miss in LI 2) Identify block to evict (if necessary) 3) Write back dirty block to L2(if dirty) @ Fatch block from L2 (or main memory) & Write the block to LI @Perform the write operation Det the dirty bit.

| 55.30 Detect write miss in LI                                                                                                                                                                                                                                            |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2 Fetch Block from L2                                                                                                                                                                                                                                                    |
| 3) Identify block to evict (if necessary)  (F) Move dirty block to L2 (if dirty and exclusive)                                                                                                                                                                           |
| @ Move dirty block to 12 Lif dirty and exclusive)                                                                                                                                                                                                                        |
| 3) Raplace block in L2                                                                                                                                                                                                                                                   |
| 10 Write the block to LI                                                                                                                                                                                                                                                 |
| Perform the write operation                                                                                                                                                                                                                                              |
| Set the dirty bit.                                                                                                                                                                                                                                                       |
| 5.5.4                                                                                                                                                                                                                                                                    |
| For a                                                                                                                                                                                                                                                                    |
| Minimum read bandwidth= 32 = 0.02 Hytes per<br>Minimum write bandwidth= 1280 = 1.28 bytes per<br>Cycle                                                                                                                                                                   |
| Minimum write bandwidth = 1280 = 1.28 bytes per                                                                                                                                                                                                                          |
| LUSU CYCLE                                                                                                                                                                                                                                                               |
| For b                                                                                                                                                                                                                                                                    |
| Minimum read bandwidth= $\frac{57.6}{1000} = 0.0576$ bytes per Cycle Minimum write bandwidth= $\frac{1920}{1000} = 1.92$ bytes per cycle                                                                                                                                 |
| Minimum Write bondwidth= 1920 = 1.92 bytes per cycle                                                                                                                                                                                                                     |
| 777.                                                                                                                                                                                                                                                                     |
| Fora.                                                                                                                                                                                                                                                                    |
| Read bondwidth= 7000 =0.32 lytes per instruction                                                                                                                                                                                                                         |
| Read bondwidth= $\frac{32}{1000} = 0.32$ bytes per instruction Minimum read bandwidth= $\frac{0.032}{2} = 0.016$ bytes per cycle. Write bandwidth= $\frac{33.28}{1000} = 0.03328$ bytes per instruction Minimum write bandwidth= $\frac{0.03328}{2} = 0.01664$ bytes per |
| Write bandwidth = 7550 = 0.03328 bytes per instru-                                                                                                                                                                                                                       |
| Minimum write bandwidth= 0.03828 = 0.01664 bytes per                                                                                                                                                                                                                     |
| Cycle                                                                                                                                                                                                                                                                    |
|                                                                                                                                                                                                                                                                          |

For b

Read bandwidth= 57.6 = 0.0576 bytes per instruction

Minimum read bandwidth= 0.0576 = 0.0288 bytes per

ycle Write band width= 49.92 = 0.04992 bytes per instru--ction Minimum write bandwidth= 004992 -0.02496 bytes per cycle 5.56 for a, Minimum read bandwidth = 0.03328 - 0.02135 lytes per cycle.
Minimum write bandwidth = 0.03328 - 0.02219 bytes per cycle. For b.

Minimum read bandwidth= 1.5 = 0.0384 bytes percycle

Minimum write bandwidth= 0.04992 = 0.03328 bytes

per cycle

| Exercise 5.11                                                            |
|--------------------------------------------------------------------------|
|                                                                          |
| Number of DTFG = Virtual address Space                                   |
| Page 5129                                                                |
| Memory Needed = Mimber of PTES X PTE SIZE                                |
| En a                                                                     |
| Number of PTES= 232 = 219                                                |
| Nemory Needed = 219x4bytes = 221bytes = 2MB                              |
| For b                                                                    |
| Number of PTES = 2512 = 252                                              |
| Nemory Needed= 252 x 8 bytes=255 bytes=245TB-827B                        |
| t.1/2 For a.                                                             |
| Number of entries per table = 3kB = 211                                  |
| 32 bits = Page number bits + offset bits                                 |
| Number of entries per table = 4 445 = 2 2 bits = 213-8KB                 |
| 32-13=19 bits                                                            |
| Using 2k levels: k= 19=2 levels                                          |
| Using 2k levels: k= 19=2 levels  Total references =2 Uzvels) +1 (data)=3 |
| Soi                                                                      |
| Number of levels:2                                                       |
| Nemory references 3                                                      |

| Forb                                                                                       |
|--------------------------------------------------------------------------------------------|
|                                                                                            |
| Number of entries per table = 8 bytes = 512=29<br>b4 bits = Page number bits + Offset bits |
| J-12/14P                                                                                   |
| 64-12=52bits 2 =475                                                                        |
| Using 2 klauels: $k = \frac{32}{9} = b levels$<br>Total references Ueubls + 1 coloita) = 7 |
| Total references Lleuks + 1 (data) = 7                                                     |
| 50:                                                                                        |
| Number of levels=6                                                                         |
| Memory References: 7                                                                       |
| 5.11.2 ph///cical na-ma-1/                                                                 |
| Number of frames = physical memory page 5120                                               |
| for a                                                                                      |
| Number of frames = 4GB = 219                                                               |
| For b.                                                                                     |
| Number of frames = 167B = 222                                                              |
| Common Case: 1 Memory reference                                                            |
| Norst case: Typically 2-3 memory references.                                               |
|                                                                                            |

| 5.11.4.                                                     |
|-------------------------------------------------------------|
| 1) Page Table Update                                        |
| 2) Context Switch                                           |
| 3 TLB Shootdown                                             |
| 4) Page Replacement                                         |
|                                                             |
| 5.115                                                       |
| Write to VA Page 30:                                        |
| OTLB Miss                                                   |
| @ Page Table Look up                                        |
| 3 Update TLB                                                |
| 4) Write to Memory                                          |
| Software-managed TLB faster When:                           |
| Dustom Optimization                                         |
| & Complex policies                                          |
| 3 Fener context Switches                                    |
|                                                             |
| 7.11.6                                                      |
| TLB LOOKUP:                                                 |
| QTLB Hit                                                    |
| Q.TLB Miss: Page Table Wolk; Update TLB; Write to<br>Nemory |
| Profee Chori Cipera                                         |
| ORW (Read-Write): Write allowed                             |
| @ ROCRead-Only)=Causes a protection fault                   |